DocumentCode :
1500410
Title :
A VHDL synthesis model of the MIPS processor for use in computer architecture laboratories
Author :
Hamblen, James O.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
40
Issue :
4
fYear :
1997
fDate :
11/1/1997 12:00:00 AM
Abstract :
This paper describes and contains the necessary VHDL files to synthesize and simulate a MIPS 32-bit RISC processor core for use in introductory computer architecture classes. This MIPS processor core is based on the design presented in chapters 5 and 6 of the widely used text, Computer Organization and Design the Hardware/Software Interface by David Patterson and John Hennessy. IEEE Standard Logic 1164 is used in the VHDL model and versions are provided for several popular CAD tools. Our experiences in using this model in our introductory computer architecture classes, CmpE 2510 and CmpE 3510, during the past two years are described along with typical laboratory assignments
Keywords :
computer science education; educational courses; hardware description languages; reduced instruction set computing; student experiments; CAD tools; IEEE Standard Logic 1164; MIPS 32-bit RISC processor core; MIPS processor; VHDL model; VHDL synthesis model; computer architecture laboratories; introductory computer architecture classes; Computer architecture; Design automation; Design engineering; Ethics; Helium; Laboratories; Logic design; Power engineering and energy; Prototypes; Web sites;
fLanguage :
English
Journal_Title :
Education, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9359
Type :
jour
DOI :
10.1109/13.759671
Filename :
759671
Link To Document :
بازگشت