DocumentCode :
1502475
Title :
A 3–10 GHz CMOS UWB Low-Noise Amplifier With ESD Protection Circuits
Author :
Wu, Chung-Yu ; Lo, Yi-Kai ; Chen, Min-Chiao
Author_Institution :
Dept. of Electron. Eng., Nat. ChiaoTung Univ., Hsinchu, Taiwan
Volume :
19
Issue :
11
fYear :
2009
Firstpage :
737
Lastpage :
739
Abstract :
A low-power fully integrated low-noise amplifier (LNA) with an on-chip electrostatic-static discharge (ESD) protection circuit for ultra-wide band (UWB) applications is presented. With the use of a common-gate scheme with a gm-boosted technique, a simple input matching network, low noise figure (NF), and low power consumption can be achieved. Through the combination of an input matching network, an ESD clamp circuit has been designed for the proposed LNA circuit to enhance system robustness. The measured results show that the fabricated LNA can be operated over the full UWB bandwidth of 3.0 to 10.35 GHz. The input return loss (S11) and output return loss (S22) are less than -8.3 dB and -9 dB, respectively. The measured power gain (S21) is 11 plusmn1.5 dB, and the measured minimum NF is 3.3 dB at 4 GHz. The dc power dissipation is 7.2 mW from a 1.2 V supply. The chip area, including testing pads, is 1.05 mm times 0.73 mm.
Keywords :
CMOS integrated circuits; integrated circuit design; low noise amplifiers; ultra wideband communication; CMOS; ESD protection circuits; UWB; frequency 3.0 GHz to 10.35 GHz; gm-boosted technique; input matching network; input return loss; low noise figure; low power consumption; low-power fully integrated low-noise amplifier; on-chip electrostatic-static discharge; output return loss; CMOS; electrostatic discharge (ESD); low-noise amplifier (LNA); ultra-wide band (UWB);
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2009.2032022
Filename :
5290008
Link To Document :
بازگشت