Title :
Improved dual second-order generalized integrator PLL for grid synchronization under non-ideal grid voltages including DC offset
Author :
Jie Li ; Jing Zhao ; Jia Wu ; Ping-ping Xu
Author_Institution :
Sch. of Autom. & Inf. Eng., Xi´an Univ. of Technol., Xi´an, China
Abstract :
This paper presents an improved dual second-order generalized integrator phase-locked loop (DSOGI-PLL) for three-phase systems, for dealing with the non-ideal three-phase grid voltages (e.g. unbalance, harmonics, frequency variation, magnitude variation, etc.) and rejecting the error caused by the DC offset introduced by signal conditioning and A/D conversion in practice, the SOGI used in the proposed PLL was improved by adding the third integrator to generate a state variable which will be equal to the DC component of the input signal, and then the state variable is subtracted from the input signal to reject the DC offset. Extending this improvement to three-phase systems, the dual SOGIs employed in the standard DSOGI-PLLs was replaced by the dual improved SOGIs. The complexity of the PLL is almost the same as the standard DSOGI-PLL, but the performances are enhanced. Simulation and experimental results show that the proposed improved DSOGI-PLL is correct, effective and feasible.
Keywords :
analogue-digital conversion; integrating circuits; phase locked loops; power convertors; power grids; synchronisation; A-D conversion; DC offset rejection; DSOGI-PLL; dual second-order generalized integrator PLL; error rejection; grid synchronization; grid-connected power electronics converter; nonideal three-phase grid voltage; phase locked loop; signal conditioning; three-phase system; Educational institutions; Harmonic analysis; Oscillators; Phase locked loops; Standards; Synchronization; Voltage measurement; DC offset; Non-ideal grid voltage; PLL; second order generalized integrator;
Conference_Titel :
Energy Conversion Congress and Exposition (ECCE), 2014 IEEE
Conference_Location :
Pittsburgh, PA
DOI :
10.1109/ECCE.2014.6953386