Title :
A reduced switching loss PWM strategy to eliminate common mode voltage in multilevel inverters
Author :
Nho-Van Ng ; Tam Ng Khanh Tu ; Hai Quach Thanh ; Hong-Hee Lee
Author_Institution :
Dept. of Electr. & Electron. Eng., Hochiminh City Univ. of Technol., Ho Chi Minh City, Vietnam
Abstract :
This paper introduces a novel PWM technique to eliminate common mode voltage (CMV) in multilevel inverters using the three zero common mode vectors. Similarly, as in conventional PWM for multilevel inverters, this PWM can be properly depicted in an active two-level voltage inverter. With the help of two standardized PWM patterns, the characteristics of the PWM process, as a switching time diagram and switching state sequence, can be fully explored in that active inverter. Due to the existence of an unequal number of commutations of three-phases in each sampling period, the optimization of the switching loss is achieved by a proposed current mapping algorithm. The switching loss reduction can be up to 25% as compared to the same PWM technique with non-optimized algorithms. The theoretical analysis is verified by simulation and experimental results.
Keywords :
PWM invertors; commutation; losses; optimisation; sampling methods; zero voltage switching; CMV; PWM pattern technique; active two-level voltage inverter; common mode voltage elimination; current mapping algorithm; multilevel inverters; nonoptimized algorithms; optimization; sampling period; switching loss PWM strategy reduction; switching state sequence; switching time diagram; theoretical analysis; three zero common mode vectors; three-phase commutations; Inverters; Iron; Pulse width modulation; Switches; Switching loss; Vectors; Voltage control;
Conference_Titel :
Energy Conversion Congress and Exposition (ECCE), 2014 IEEE
Conference_Location :
Pittsburgh, PA
DOI :
10.1109/ECCE.2014.6953397