DocumentCode :
1503098
Title :
Characteristic Degradation of Poly-Si Thin-Film Transistors With Large Grains From the Viewpoint of Grain Boundary Location
Author :
Kimura, Mutsumi ; Dimitriadis, Charalabos A.
Author_Institution :
Dept. of Electron. & Inf., Ryukoku Univ., Otsu, Japan
Volume :
58
Issue :
6
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
1748
Lastpage :
1751
Abstract :
The characteristic degradation of poly-Si thin-film transistors (TFTs) with large grains has been analyzed from the viewpoint of grain boundary location. Only when the grain boundary is located near the drain junction during bias stress, trap states are generated there due to the hot carriers, and the TFTs are severely degraded. Moreover, in the linear region, the transistor characteristics are degraded wherever the grain boundary is located. On the other hand, in the saturation region, the transistor characteristics are degraded when the grain boundary is located near the source junction, whereas the transistor characteristics are not degraded very much when the grain boundary is located near the drain junction. This paper is the first report to give an experimental example of the aforementioned phenomenon, which was conjectured using 2-D device simulation.
Keywords :
thin film transistors; 2D device simulation; bias stress; characteristic degradation; drain junction; grain boundary location; hot carriers; poly-Si thin-film transistors; saturation region; source junction; transistor characteristics; trap states; Degradation; Grain boundaries; Hot carriers; Junctions; Silicon; Thin film transistors; Characteristic degradation; grain; grain boundary; poly Si; thin-film transistor (TFT);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2135356
Filename :
5755187
Link To Document :
بازگشت