DocumentCode :
1504321
Title :
High speed self-timed pipelined datapath for square rooting
Author :
Cappuccino, G. ; Cocorullo, G. ; Corsonello, P. ; Perri, S.
Author_Institution :
Dept. of Electron., Comput. Sci. & Syst., Calabria Univ., Italy
Volume :
146
Issue :
1
fYear :
1999
fDate :
2/1/1999 12:00:00 AM
Firstpage :
16
Lastpage :
22
Abstract :
The authors describe a new high-performance self-timed circuit for asynchronous square rooting. The new architecture is based on a modified nonrestoring algorithm. An asynchronous pipelined cellular array without auxiliary system for the identification of exceptions is demonstrated. The self-timing approach allows the whole performance to be greatly improved with respect to synchronous implementation, causing acceptable area overheads
Keywords :
CMOS logic circuits; asynchronous circuits; cellular arrays; high-speed integrated circuits; pipeline arithmetic; timing; asynchronous pipelined cellular array; asynchronous square rooting; exceptions identification; high speed datapath; modified nonrestoring algorithm; pipelined datapath; self-timed circuit;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19990271
Filename :
762389
Link To Document :
بازگشت