DocumentCode :
1505624
Title :
An Improved Doherty Amplifier Using Cascaded Digital Predistortion and Digital Gate Voltage Enhancement
Author :
Braithwaite, Richard Neil ; Carichner, Scott
Author_Institution :
Powerwave Technol., Santa Ana, CA, USA
Volume :
57
Issue :
12
fYear :
2009
Firstpage :
3118
Lastpage :
3126
Abstract :
This paper describes algorithms used to improve linearity, efficiency, and peak power of a Doherty amplifier whose auxiliary transistor gate voltage is adjusted digitally as a function of the signal envelope. Two predistortion stages are used to compensate for high-order memoryless nonlinearities and low-order memory effects. The digital gate voltage waveform is a sigmoid function of the predistorted signal´s envelope with two voltage limits corresponding to class C and AB bias levels. The instantaneous gate voltage is controlled by two adjustable parameters: a breakpoint and a slope. The parameters are adjusted to reduce the variance of the AM-AM curve of the power amplifier. The enhancement of the gate voltage at higher signal envelope levels increases the peak power and enhances improves the efficiency of the Doherty amplifier structure. The cascaded digital predistortion ensures sufficient linearity to keep the ACPR2 below - 55 dBc.
Keywords :
power amplifiers; AM-AM curve; auxiliary transistor gate voltage; breakpoint parameter; cascaded digital predistortion; class AB bias level; class C bias level; digital gate voltage enhancement; digital gate voltage waveform; high-order memoryless nonlinearities; improved Doherty amplifier; instantaneous gate voltage; low-order memory effects; slope parameter; Amplifier distortion; PAs; communication system nonlinearities; power amplifier (PA) linearization;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2009.2033240
Filename :
5291714
Link To Document :
بازگشت