DocumentCode :
150763
Title :
Dynamic stability and noise margins of SRAM arrays in nanoscaled technologies
Author :
Teman, Adam
Author_Institution :
Inst. of Electr. Eng. (IEL), Telecommun. Circuits Lab. (TCL), EPFL, Lausanne, Switzerland
fYear :
2014
fDate :
4-6 May 2014
Firstpage :
1
Lastpage :
5
Abstract :
SRAM stability is one of the primary bottlenecks of current VLSI system design, and the unequivocal supply voltage scaling limiter. Static noise margin metrics have long been the de-facto standard for measuring this stability and estimating the yield of SRAM arrays. However, in modern process technologies, under scaled supply voltages and increased process variations, these traditional metrics are no longer sufficient. Recent research has analyzed the dynamic behavior and stability of SRAM circuits, leading to dynamic stability metrics and dynamic noise margin definition. This paper provides a brief overview of the limitations of static noise margin metrics and the resulting dynamic stability and noise margin concepts that have been proposed to overcome them.
Keywords :
SRAM chips; VLSI; circuit stability; integrated circuit noise; limiters; nanoelectronics; SRAM arrays; SRAM circuit stability; VLSI system design; dynamic noise margin; dynamic stability; dynamic stability metrics; nanoscaled technology; noise margins; process variations; static noise margin metrics; unequivocal supply voltage scaling limiter; Europe; Wireless sensor networks; Dynamic Noise Margin; Phase Portrait; SRAM; Separatrix; Stability Analysis; Static Noise Margin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Faible Tension Faible Consommation (FTFC), 2014 IEEE
Conference_Location :
Monaco
Type :
conf
DOI :
10.1109/FTFC.2014.6828617
Filename :
6828617
Link To Document :
بازگشت