Title :
Coupling-aware minimum delay optimisation for domino logic circuits
Author :
Ki-Wook Kim ; Jung, Seong-Ook ; Taewhan Kim ; Sung-Mo Kang
fDate :
6/21/2001 12:00:00 AM
Abstract :
Minimum delay associated with the hold time requirement is a concern to circuit designers, since race-through hazards are inherent to any multiple clock organisation or clock distribution tree irrespective of clock frequency. The monotonic property of domino logic aggravates that minimum-delay path failure through coupling induced speedup. To tackle the minimum-delay problem for domino logic, we propose a minimum-delay optimisation algorithm considering coupling effects. Experimental results indicate that our algorithm fields a significant increase of minimum-delay without incurring maximum-delay violation
Keywords :
VLSI; circuit layout CAD; circuit optimisation; clocks; combinational circuits; delays; hazards and race conditions; integrated circuit layout; logic CAD; clock distribution tree; clock frequency; coupling induced speedup; coupling-aware minimum delay optimisation; domino logic circuits; hold time requirement; maximum-delay violation; monotonic property; multiple clock organisation; race-through hazards;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20010554