DocumentCode :
1510261
Title :
Existence of optimum cold FET intrinsic reference plane for active FET small signal modeling
Author :
Kim, Byung-Sung
Author_Institution :
Sch. of Electr. & Comput. Eng., Sung Kyun Kwan Univ., Kyunggi-do, South Korea
Volume :
11
Issue :
7
fYear :
2001
fDate :
7/1/2001 12:00:00 AM
Firstpage :
302
Lastpage :
304
Abstract :
Cold FET methods have been widely used for active FET modeling assuming the bias independence of parasitic elements. However, the assumption has been merely justified by the resulting modeling accuracy. This paper investigates the consistency of cold FET conditions with active FET through the exact and the error minimizing solutions of cold FET intrinsic reference plane constrained by the feedback condition of active FET model. Additionally, drain bias dependence of parasitic resistances will be presented.
Keywords :
field effect transistors; semiconductor device models; active FET small-signal model; bias dependence; cold FET intrinsic reference plane; error minimization; feedback; parasitic resistance; Admittance; Computer errors; Electrical resistance measurement; Equivalent circuits; FETs; Feedback; Meeting planning;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/7260.933778
Filename :
933778
Link To Document :
بازگشت