Title :
A 13-bit, 2.2-MS/s, 55-mW multibit cascade ΣΔ modulator in CMOS 0.7-μm single-poly technology
Author :
Medeiro, Fernando ; Pérez-Verdú, Bélén ; Rodríguez-Vázquez, Angel
Author_Institution :
Inst. de Microelectron., CNM-CSIC, Sevilla, Spain
fDate :
6/1/1999 12:00:00 AM
Abstract :
This paper presents a CMOS 0.7-μm ΣΔ modulator IC that achieves 13-bit dynamic range at 2.2 MS/s with an oversampling ratio of 16. It uses fully differential switched-capacitor circuits with a clock frequency of 35.2 MHz, and has a power consumption of 55 mW. Such a low oversampling ratio has been achieved through the combined usage of fourth-order filtering and multibit quantization. To guarantee stable operation for any input signal and/or initial condition, the fourth order shaping function has been realized using a cascade architecture with three stages; the first stage is a second-order modulator, while the others are first-order modulators-referred to as a 2-1-1mb architecture. The quantizer of the last stage is 3 bits, while the other quantizers are single bit. The modulator architecture and coefficients have been optimized for reduced sensitivity to the errors in the 3-bit quantization process. Specifically, the 3-bit digital-to-analog converter tolerates 2.8% FS nonlinearity without significant degradation of the modulator performance. This makes the use of digital calibration unnecessary, which is a key point for reduced power consumption. We show that, for a given oversampling ratio and in the presence of 0.5% mismatch, the proposed modulator obtains a larger signal-to-noise-plus-distortion ratio than previous multibit cascade architectures. On the other hand, as compared to a 2.1.1single-bit modulator previously designed for a mixed-signal asymmetrical digital subscriber line modem in the same technology, the modulator in this paper obtains one more bit resolution, enhances the operating frequency by a factor of two, and reduces the power consumption by a factor of four
Keywords :
CMOS integrated circuits; cascade networks; quantisation (signal); sigma-delta modulation; switched capacitor networks; 0.7 micron; 13 bit; 35.2 MHz; 55 mW; CMOS single-poly technology; clock frequency; dynamic range; first-order modulators; fourth order shaping function; fourth-order filtering; fully differential switched-capacitor circuits; modulator architecture; multibit cascade ΣΔ modulator; multibit quantization; operating frequency; oversampling ratio; power consumption; second-order modulator; signal-to-noise-plus-distortion ratio; CMOS integrated circuits; Clocks; Digital modulation; Digital-analog conversion; Dynamic range; Energy consumption; Filtering; Frequency; Quantization; Switched capacitor circuits;
Journal_Title :
Solid-State Circuits, IEEE Journal of