DocumentCode :
1512233
Title :
A pixel-parallel image processor using logic pitch-matched to dynamic memory
Author :
Gealow, Jeffrey C. ; Sodini, Charles G.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
Volume :
34
Issue :
6
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
831
Lastpage :
839
Abstract :
A pixel-parallel image processor provides the capability for desktop systems to perform low-level image processing tasks in real time. Compact logic units are pitch-matched to DRAM columns to form dense blocks of processing elements. The processing elements are interconnected to form a 64×64 array, with each processing element assigned to a single pixel. Operating with a 60-ns clock cycle in a complete system, fully functional devices dissipate 300 mW. Using the devices, low-level image processing tasks have been performed in real time with input images provided at rates exceeding 30 frames/s
Keywords :
DRAM chips; digital signal processing chips; image processing; parallel processing; 300 mW; 60 ns; DRAM; SIMD architecture; desktop system; dynamic memory/logic integration; pitch matching; pixel-parallel image processor; processing element array; real-time low-level image processing; Clocks; Image processing; Logic arrays; Logic devices; Multiprocessor interconnection networks; Pixel; Random access memory; Real time systems; Registers; Signal generators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.766817
Filename :
766817
Link To Document :
بازگشت