DocumentCode :
1512314
Title :
A 16-bit carry-lookahead adder using reversible energy recovery logic for ultra-low-energy systems
Author :
Lim, Joonho ; Kim, Dong-Gyu ; Chae, Soo-Ik
Author_Institution :
Dept. of Electr. Eng., Seoul Nat. Univ., South Korea
Volume :
34
Issue :
6
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
898
Lastpage :
903
Abstract :
In this paper, we describe an energy-efficient carry-lookahead adder using reversible energy recovery logic (RERL), which is a new dual-rail reversible adiabatic logic. We also describe an eight-phase, clocked power generator that requires an off-chip inductor. For the energy-efficient design of reversible logic, we explain how to control the overhead of reversibility with a self-energy-recovery circuit. A test chip was implemented with a 0.8 μm CMOS technology, which included two 16-bit carry-lookahead adders to allow fair comparison: an RERL one and a static CMOS one. Experimental results showed that the RERL adder had substantial advantages in energy consumption over the static CMOS one at low operating frequencies. We also confirmed that we could minimize the energy consumption in the RERL circuit by reducing the operating frequency until adiabatic and leakage losses were equal
Keywords :
CMOS logic circuits; adders; carry logic; logic design; low-power electronics; 0.8 micron; 16 bit; CMOS technology; RERL; carry-lookahead adder; clocked power generator; dual-rail reversible adiabatic logic; eight-phase power generator; energy-efficient CLA; reversible energy recovery logic; self-energy-recovery circuit; ultra-low-energy systems; Adders; CMOS logic circuits; CMOS technology; Clocks; Energy consumption; Energy efficiency; Frequency; Inductors; Logic design; Power generation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.766827
Filename :
766827
Link To Document :
بازگشت