Title :
A Differential Data-Aware Power-Supplied (D
AP) 8T SRAM Cell With Expanded Write/Read Stabilities for Lower VDDmin Applications
Author :
Chang, Meng-Fan ; Wu, Jui-Jen ; Chen, Kuang-Ting ; Chen, Yung-Chi ; Chen, Yen-Hui ; Lee, Robin ; Liao, Hung-Jen ; Yamauchi, Hiroyuki
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fDate :
6/1/2010 12:00:00 AM
Abstract :
Due to global and local process variations, on-chip SRAM suffers failures at a low supply voltage (VDD). This study proposes a differential data-aware power-supplied D2 AP 8T SRAM cell to address the stability and trade-off-issues between write and half-select accesses that still remain in the conventional 8T and 6T cells. Powered by its bitline pair, the proposed 8T cell applies differential data-aware-supplied voltages to its cross-coupled inverters to increase both stability margins for write and half-select accesses. A boosted bitline scheme also improves the read cell current. Two 39 Kb SRAM macros, D2 AP-8T and conventional 8T, with the same peripheral circuits were fabricated on the same testchip with 45 nm and 40 nm processes. The measured VDDmin for the D2 AP-8T macro is 240 mV-200 mV lower than that of the conventional 8T macro across lots, wafers and dies.
Keywords :
SRAM chips; low-power electronics; D2AP 8T SRAM Cell; VDDmin; boosted bitline scheme; cross-coupled inverter; differential data-aware-supplied voltage; low supply voltage; size 40 nm; size 45 nm; write-read stability; Circuit stability; Circuit testing; Degradation; Inverters; Low voltage; Random access memory; Semiconductor device manufacture; Semiconductor device measurement; Threshold voltage; Voltage control; Low supply voltage; SRAM; read disturb; write margin;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2010.2048496