DocumentCode :
1513656
Title :
Wireless NoC as Interconnection Backbone for Multicore Chips: Promises and Challenges
Author :
Deb, Sujay ; Ganguly, Amlan ; Pande, Partha Pratim ; Belzer, Benjamin ; Heo, Deukhyoun
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
Volume :
2
Issue :
2
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
228
Lastpage :
239
Abstract :
Current commercial systems-on-chips (SoCs) designs integrate an increasingly large number of predesigned cores and their number is predicted to increase significantly in the near future. For example, molecular-scale computing promises single or even multiple order-of-magnitude improvements in device densities. The network-on-chip (NoC) is an enabling technology for integration of large numbers of embedded cores on a single die. The existing method of implementing a NoC with planar metal interconnects is deficient due to high latency and significant power consumption arising out of long multi-hop links used in data exchange. The latency, power consumption and interconnect routing problems of conventional NoCs can be addressed by replacing or augmenting multi-hop wired paths with high-bandwidth single-hop long-range wireless links. This opens up new opportunities for detailed investigations into the design of wireless NoCs (WiNoCs) with on-chip antennas, suitable transceivers and routers. Moreover, as it is an emerging technology, the on-chip wireless links also need to overcome significant challenges pertaining to reliable integration. In this paper, we present various challenges and emerging solutions regarding the design of an efficient and reliable WiNoC architecture.
Keywords :
integrated circuit interconnections; network routing; network-on-chip; radio links; radio transceivers; SoC design; WiNoC architecture; data exchange; device density; embedded core; high-bandwidth single-hop long-range wireless links; interconnect routing; interconnection backbone; latency; molecular-scale computing; multicore chips; multihop links; multihop wired path; network-on-chip; on-chip antenna; on-chip wireless links; order-of-magnitude improvement; planar metal interconnects; power consumption; router; single die; systems-on-chips; transceiver; wireless NoC; Integrated circuit interconnections; Metals; System-on-a-chip; Transceivers; Transmitting antennas; Wireless communication; Bandwidth; energy dissipation; network-on-chip (NoC); wireless interconnect;
fLanguage :
English
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
Publisher :
ieee
ISSN :
2156-3357
Type :
jour
DOI :
10.1109/JETCAS.2012.2193835
Filename :
6197727
Link To Document :
بازگشت