DocumentCode :
1514371
Title :
A circuit-level perspective of the optimum gate oxide thickness
Author :
Bowman, Keith A. ; Wang, Lihui ; Tang, Xinghai ; Meindl, James D.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
48
Issue :
8
fYear :
2001
fDate :
8/1/2001 12:00:00 AM
Firstpage :
1800
Lastpage :
1810
Abstract :
A performance constrained minimum power-area optimization is introduced to project the physical gate oxide thickness (tox) scaling limit from a circuit-level perspective. The circuit optimization is based on the recent physical alpha-power law MOSFET model that enables predictions of CMOS circuit performance for future generations of technology. The model is utilized to derive an equation for propagation delay including the transition time effect. A physical compact gate-tunneling current model is also derived to analyze ultrathin oxide layers. Results indicate that the gate-tunneling power is substantially less (<5%) than the drain-to-source leakage power at the oxide thickness required for optimum CMOS logic circuit performance. As tox is scaled below 3.0 nm, the MOSFET performance improvement resulting from tox scaling diminishes due to an increasing effect of the polysilicon gate depletion depth on the electrical effective oxide thickness. The gate-tunneling power, however, remains exponentially dependent on tox, thus resulting in an optimal value of tox where the gate-tunneling power is negligible in comparison to the drain-to-source leakage power. The scaling limit of tox is projected as 2.2, 1.9, and 1.4 nm for the 180, 150, and 100 nm technology generations, respectively
Keywords :
CMOS logic circuits; MOSFET; circuit optimisation; delays; integrated circuit modelling; semiconductor device models; tunnelling; 1.4 to 2.2 nm; 100 to 180 nm; CMOS circuit performance; CMOS logic circuit; MOSFET performance; circuit-level perspective; drain-to-source leakage power; electrical effective oxide thickness; gate-tunneling current model; gate-tunneling power; optimum gate oxide thickness; performance constrained minimum power-area optimization; physical alpha-power law MOSFET model; physical gate oxide thickness scaling limit; polysilicon gate depletion depth; propagation delay; transition time effect; ultrathin oxide layers; CMOS logic circuits; CMOS technology; Circuit optimization; Constraint optimization; Equations; Integrated circuit technology; MOSFET circuits; Predictive models; Propagation delay; Semiconductor device modeling;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.936710
Filename :
936710
Link To Document :
بازگشت