DocumentCode :
1514414
Title :
Structural Reduction Techniques for Logic-Chain Bridging Fault Diagnosis
Author :
Tsai, Wei-Lin ; Liu, Wei-Chih ; Li, James Chien-Mo
Author_Institution :
Mediatek Inc., Hsinchu, Taiwan
Volume :
61
Issue :
7
fYear :
2012
fDate :
7/1/2012 12:00:00 AM
Firstpage :
928
Lastpage :
938
Abstract :
This paper proposes four logic-chain bridging fault models, which involve one net in the combinational logic and the other net in the scan chain. Test results of logic-chain bridging faults, unlike existing scan chain fault models, depend on the previous scan inputs as well as primary inputs. A bridging pair extraction algorithm is proposed to quickly extract bridging pairs from the layout. The paper proposed two sets of structural reduction techniques so that runtime is very short. Experimental results on ISCAS benchmark circuits show that, on the average, logic-chain bridging faults can be diagnosed within an accuracy of four bridging pairs. The techniques are still applicable when there are only 10 failing patterns due to limited ATE failure memory. This paper demonstrates the feasibility to diagnose logic-chain bridging faults by software.
Keywords :
design for testability; electronic engineering computing; fault diagnosis; logic design; logic gates; logic testing; ATE failure memory; ISCAS benchmark; bridging pair extraction algorithm; combinational logic; logic-chain bridging fault diagnosis; scan chain fault models; software; structural reduction techniques; Circuit faults; Computer architecture; Integrated circuit modeling; Layout; Logic gates; Microprocessors; Wires; Design for testability; diagnosis; scan.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2011.98
Filename :
5765944
Link To Document :
بازگشت