DocumentCode :
1514890
Title :
On the design of high-yield reconfigurable PLA´s
Author :
Ha, Dong Sam ; Kumar, Vijay P.
Author_Institution :
Dept. of Electr. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
Volume :
39
Issue :
4
fYear :
1990
fDate :
4/1/1990 12:00:00 AM
Firstpage :
470
Lastpage :
479
Abstract :
An approach to the design of reconfigurable programmable logic arrays (RPLAs) is proposed in which diagnosis of faults and reconfiguration are performed simultaneously. The approach also takes advantage of a laser programmable interconnect to simplify the test circuitry and area overhead. The RPLA design presented makes it possible to diagnose and repair faults on bit lines, product lines, and output lines. The unrepairable area in the RPLA is kept to a minimum. Only one extra input is required for testability. A mapping process for masking out missing crosspoint faults is employed to further enhance the yield of PLAs. Experimental results on the area overhead and the yield of the proposed RPLAs are presented. The field of the proposed RPLAs is higher than that of the original PLAs
Keywords :
logic arrays; logic design; area overhead; design; laser programmable interconnect; mapping process; output lines; product lines; reconfigurable programmable logic arrays; test circuitry; testability; Circuit faults; Circuit testing; Design automation; Fault diagnosis; Logic arrays; Logic design; Programmable logic arrays; Reconfigurable logic; Shift registers; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.54840
Filename :
54840
Link To Document :
بازگشت