DocumentCode :
1515386
Title :
Branch strategies: Modeling and optimization [pipeline processing]
Author :
Dubey, Pradeep K. ; Flynn, Michael J.
Author_Institution :
Sch. of Electr. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
40
Issue :
10
fYear :
1991
fDate :
10/1/1991 12:00:00 AM
Firstpage :
1159
Lastpage :
1167
Abstract :
The authors provide a common platform for modeling different schemes for reducing the branch-delay penalty in pipelined processors as well as evaluating the associated increased instruction bandwidth. Their objective is twofold: to develop a model for different approaches to the branch problem and to help select an optimal strategy after taking into account additional i-traffic generation by branch strategies. The model presented provides a flexible tool for comparing different branch strategies in terms of the reduction it offers in average branch delay and also in terms of the associated cost of wasted instruction fetches. This additional criterion turns out to be a valuable consideration in choosing between two strategies that perform almost equally. More importantly, it provides a better insight into the expected overall system performance. Simple compiler-support-based low-implementation-cost strategies can be very effective under certain conditions. An active branch prediction scheme based on loop buffers can be as competitive as a branch-target-buffer based strategy
Keywords :
parallel programming; pipeline processing; program compilers; active branch prediction; branch-delay penalty; branch-target-buffer; compilers; i-traffic; instruction bandwidth; loop buffers; pipelined processors; wasted instruction fetches; Accuracy; Bandwidth; Clocks; Costs; Delay effects; NASA; Pipeline processing; Runtime; System performance; Traffic control;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.93749
Filename :
93749
Link To Document :
بازگشت