DocumentCode :
1515915
Title :
The Ballast methodology for structured partial scan design
Author :
Gupta, Rajesh ; Breuer, M.A.
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA
Volume :
39
Issue :
4
fYear :
1990
fDate :
4/1/1990 12:00:00 AM
Firstpage :
538
Lastpage :
544
Abstract :
An efficient partial scan technique called Ballast (balanced structure scant test) is presented. Scan path storage elements (SPSEs) are selected such that the remainder of the circuit has certain desirable testability properties. A complete test set is obtained using combinatorial automatic test pattern generation (ATPG). Some SPSEs may need to be provided with a HOLD mode; their number is minimized by ordering the registers in the scan path and formatting the test patterns appropriately. This methodology leads to a low area overhead and allows 100% coverage of irredundant faults
Keywords :
automatic testing; combinatorial circuits; logic testing; sequential circuits; Ballast methodology; balanced structure scant test; combinatorial automatic test pattern generation; scan path storage elements; structured partial scan design; testability properties; Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Electronic ballasts; Fault detection; Kernel; Registers; Sequential analysis; Sequential circuits;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.54846
Filename :
54846
Link To Document :
بازگشت