DocumentCode :
1516044
Title :
A Single-Loop SS-LMS Algorithm With Single-Ended Integrating DFE Receiver for Multi-Drop DRAM Interface
Author :
Chi, Hyung-Joon ; Lee, Jae-seung ; Jeon, Seong-Hwan ; Bae, Seung-Jun ; Sohn, Young-Soo ; Sim, Jae-Yoon ; Park, Hong-June
Author_Institution :
Dept. of Electron. & Electr. Eng., Pohang Univ. of Sci. & Technol. (POSTECH), Pohang, South Korea
Volume :
46
Issue :
9
fYear :
2011
Firstpage :
2053
Lastpage :
2063
Abstract :
A 3.8 Gb/s multi-drop single-ended integrating DFE (IDFE) receiver is implemented in a 0.18 um CMOS by using a single-loop LMS-algorithm to find the DFE coefficients automatically. Initially, a preamble input data pattern (´1101´) is applied to the main IDFE circuit to determine the DFE coefficients, while a fixed input data pattern (´1111´) is applied to the replica IDFE circuit. The difference between the outputs of the two IDFE circuits is used in the feedback loop to determine the DFE coefficients. The reference voltage (Vref) of preamplifier is generated inside chip by a Vref loop to reduce the effect of the external noise and the input offset voltage of preamplifier and IDFE circuits and also to track the mid-level of the input data swing in spite of process variations of TX chips. An integrating deskew scheme with a minimum overhead is introduced. 2-drop and 4-drop DRAM channels are tested. The maximum data rate was increased from 1.0 Gb/s to 2.6 Gb/s by DFE in the heavily loaded 4-drop interface, from 3.5 Gb/s to 3.8 Gb/s by DFE in the 2-drop interface.
Keywords :
CMOS digital integrated circuits; DRAM chips; feedback; least mean squares methods; preamplifiers; receivers; CMOS; DRAM channels; bit rate 3.8 Gbit/s; feedback loop; fixed input data pattern; integrating decision feedback equalisation receiver; multidrop DRAM interface; preamble input data pattern; preamplifier reference voltage; single-ended decision feedback equalisation receiver; single-loop sign-sign least mean square algorithm; size 0.18 mum; Clocks; Decision feedback equalizers; Delay; Noise; Receivers; Synchronization; DFE; DRAM interface; Decision feedback equalization; ISI; SS-LMS; equalizer; integration; multi-drop bus; single-ended signaling;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2136590
Filename :
5766780
Link To Document :
بازگشت