DocumentCode :
1516066
Title :
Repeater insertion in tree structured inductive interconnect
Author :
Ismail, Yehea I. ; Friedman, Eby G. ; Neves, Jose L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Northwestern Univ., Evanston, IL, USA
Volume :
48
Issue :
5
fYear :
2001
fDate :
5/1/2001 12:00:00 AM
Firstpage :
471
Lastpage :
481
Abstract :
The effects of inductance on repeater insertion in RLC trees is the focus of this paper. An algorithm is introduced to insert and size repeaters within an RLC tree to optimize a variety of possible cost functions such as minimizing the maximum path delay, the skew between branches, or a combination of area, power, and delay. The algorithm has a complexity proportional to the square of the number of possible repeater positions and determines a repeater solution that is close to the global minimum. The repeater insertion algorithm is used to insert repeaters within several copper-based interconnect trees to minimize the maximum path delay based on both an RC model and an RLC model. The two buffering solutions are compared using the AS/X dynamic circuit simulator. It is shown that as inductance effects increase, the area and power consumed by the inserted repeaters to minimize the path delays of an RLC tree decreases. By including inductance in the repeater insertion methodology, the interconnect is modeled more accurately as compared to an RC model, permitting average savings in area, power, and delay of 40.8%, 15.6%, and 6.7%, respectively, for a variety of copper-based interconnect trees from a 0.25 μm CMOS technology. The average savings in area, power, and delay increases to 62.2%, 57.2%, and 9.4%, respectively, when using five times faster devices with the same interconnect trees
Keywords :
CMOS integrated circuits; circuit layout CAD; circuit simulation; delays; inductance; integrated circuit interconnections; integrated circuit layout; minimisation; radio repeaters; transmission line theory; 0.25 μm CMOS technology; 0.25 mum; AS/X dynamic circuit simulator; Cu; Cu-based interconnect trees; RC model; RLC tree; RLC tree decreases; RLC trees; VLSI; buffering solutions; cost functions; inductance effects; inserted repeaters; interconnect trees; maximum path delay; path delays; repeater insertion algorithm; tree structured inductive interconnect; CMOS technology; Capacitance; Delay effects; Impedance; Inductance; Integrated circuit interconnections; Propagation delay; Repeaters; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.938357
Filename :
938357
Link To Document :
بازگشت