DocumentCode :
1516706
Title :
High gain and high efficiency CMOS power amplifier using multiple design techniques
Author :
Kim, K.-J. ; Lim, Taegu ; Ahn, K.H. ; Yu, J.-W.
Author_Institution :
Korea Electron. Technol. Inst., Seongnam, South Korea
Volume :
47
Issue :
10
fYear :
2011
Firstpage :
601
Lastpage :
602
Abstract :
A 60 GHz power amplifier (PA) using standard 90 nm CMOS technology is presented. This PA has power gain greater than 30 dB and 18.3 peak power added efficiency (PAE) under 2 V supply voltage. The parallel arrayed cascode power cells, which have a small number of fingers, are combined by the delay line to produce high gain and high PAE. Common gate inductors are inserted as gain booster circuits. A diode lineariser (DL) is adopted for increasing PAE and output P1dB (OP1dB). The measured saturation power is 13.2 dBm with its 11.5 dBm OP1dB. The measure power gain is above 25 dB over the whole frequency range (56 65 GHz). Due to the DL, the measured PAE exceeds 14 at the OP1dB power. This is believed to be the first CMOS PA having such high power gain and PAE.
Keywords :
CMOS integrated circuits; power amplifiers; CMOS power amplifier; CMOS technology; diode lineariser; efficiency 18.3 percent; frequency 56 GHz to 65 GHz; frequency 60 GHz; multiple design techniques; parallel arrayed cascode power cells; power added efficiency; size 90 nm; voltage 2 V;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.0683
Filename :
5767246
Link To Document :
بازگشت