Title :
Cost-Efficient Built-In Redundancy Analysis With Optimal Repair Rate for RAMs
Author :
Chen, Ting-Ju ; Li, Jin-Fu ; Tseng, Tsu-Wei
Author_Institution :
Realtek Semicond. Corp., Hsinchu, Taiwan
fDate :
6/1/2012 12:00:00 AM
Abstract :
Built-in self-repair (BISR) techniques are widely used for the repair of embedded memories. One of the key components of a BISR circuit is the built-in redundancy-analysis (BIRA) module, which allocates redundancies according to the designed redundancy analysis algorithm. Thus, the BIRA module affects the repair rate of the BISR circuit. Existing BIRA schemes for RAMs can provide the optimal repair rate (the ratio of the number of repaired RAMs to the number of defective RAMs), but they require either high area cost or multiple test runs. This paper proposes a BIRA scheme for RAMs, which can provide the optimal repair rate using very low area cost and single test run. Furthermore, the BIRA is designed as reconfigurable such that it can be shared by multiple RAMs. Experimental results show that the area cost for implementing the proposed BIRA scheme is much lower than that of existing BIRA schemes with optimal repair rate. A test chip is also implemented to demonstrate the proposed BIRA scheme.
Keywords :
embedded systems; integrated circuit reliability; logic design; random-access storage; RAM; built-in self-repair techniques; cost efficient built-in redundancy analysis; designed redundancy analysis algorithm; embedded memory; optimal repair rate; Algorithm design and analysis; Built-in self-test; Circuit faults; Maintenance engineering; Random access memory; Redundancy; Registers; Built-in redundancy analysis (BIRA); RAMs; built-in self-repair (BISR); built-in self-test; local bitmap; redundancy;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2011.2181510