DocumentCode :
1517889
Title :
Advanced silicon IC interconnect technology and design: present trends and RF wireless implications
Author :
Gutmann, Ronald J.
Author_Institution :
Center for Integrated Electron., Rensselaer Polytech. Inst., Troy, NY, USA
Volume :
47
Issue :
6
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
667
Lastpage :
674
Abstract :
Back-end-of-the-line (BEOL) trends in silicon integrated circuits (ICs) include fully planarized interconnect structures with six levels of nonlocal wiring, copper metallization for improved resistance and electromigration, dual damascene patterning for improved line definition and lower BEOL manufacturing cost, and low dielectric constant interlevel dielectrics for reduced line and coupling capacitance. Advanced IC design complexity is being alleviated by the use of intellectual property (IP) cores or macrocells, particularly for advanced application-specific ICs and system-on-a-chip (SOC) implementations. Virtual Design Environment software, developed for distributed design of advanced printed circuit board, will expand to the chip level as SOC designs incorporate IP cores and involve increasingly complex interconnect wiring design. These trends are summarized and synergistic front-end developments discussed and implications for RF wireless technologies are presented. A timetable for such technology and design trends is projected based upon the 1997 National Technology Roadmap for Semiconductors
Keywords :
UHF integrated circuits; application specific integrated circuits; capacitance; circuit CAD; electromigration; elemental semiconductors; integrated circuit design; integrated circuit interconnections; permittivity; silicon; wiring; 1997 National Technology Roadmap; IC design; IC interconnect technology; IP cores; RF wireless implications; Si; Virtual Design Environment software; application-specific ICs; back-end-of-the-line trends; coupling capacitance; dielectric constant; dual damascene patterning; electromigration; fully planarized interconnect structures; line definition; macrocells; nonlocal wiring; synergistic front-end developments; system-on-a-chip; Copper; Dielectric constant; Electromigration; Integrated circuit interconnections; Integrated circuit manufacture; Integrated circuit metallization; Integrated circuit technology; Silicon; System-on-a-chip; Wiring;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/22.769333
Filename :
769333
Link To Document :
بازگشت