Title :
On Reducing Scan Shift Activity at RTL
Author :
Alpaslan, Elif ; Huang, Yu ; Lin, Xijiang ; Cheng, Wu-Tung ; Dworak, Jennifer
Author_Institution :
Brown Univ., Providence, RI, USA
fDate :
7/1/2010 12:00:00 AM
Abstract :
Power dissipation in digital circuits during scan-based test is generally much higher than that during functional operation. Unfortunately, this increased test power can create hot spots that may damage the silicon, the bonding wires, and even the package. It can also cause intensive erosion of conductors-severely decreasing the reliability of a device. Finally, excessive test power may also result in extra yield loss. To address these issues, this paper first presents a detailed investigation of a benchmark circuit´s switching activity during different modes of operation. Specifically, the average number of transitions in the combinational logic of a benchmark circuit during scan shift is found to be approximately 2.5 times more than the average number of transitions during the circuit´s normal functional operation. A DFT-based approach for reducing circuit switching activity during scan shift is proposed. Instead of inserting additional logic at the gate level that may introduce additional delay on critical paths, the proposed method modifies the design at the register transfer level (RTL) and uses the synthesis tools to automatically deal with timing analysis and optimization. Our experiments show that significant power reduction can be achieved with very low overhead.
Keywords :
automatic test pattern generation; benchmark testing; combinational circuits; design for testability; power aware computing; switching circuits; DFT-based approach; automatic test pattern generation; benchmark circuit switching activity; combinational logic; conductor; design for testability; device reliability; digital circuits; power dissipation; register transfer level; scan-based test; Benchmark testing; Bonding; Circuit testing; Digital circuits; Logic devices; Packaging; Power dissipation; Silicon; Switching circuits; Wires; Automatic test pattern generation (ATPG); design for testability (DFT); functional power; power-sensitive scan cell; scan-based test; test power; timing closure;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2010.2049057