DocumentCode :
1520510
Title :
Evaluation of Cu Diffusion From Cu Through-Silicon Via (TSV) in Three-Dimensional LSI by Transient Capacitance Measurement
Author :
Bea, Jichel ; Lee, Kangwook ; Fukushima, Takafumi ; Tanaka, Tetsu ; Koyanagi, Mitsumasa
Author_Institution :
New Ind. Creation Hatchery Center, Tohoku Univ., Sendai, Japan
Volume :
32
Issue :
7
fYear :
2011
fDate :
7/1/2011 12:00:00 AM
Firstpage :
940
Lastpage :
942
Abstract :
The influence of Cu contamination from Cu through-silicon via (TSV) on device reliability in the 3-D LSI has been electrically evaluated by capacitance-time (C-t) measurement. The Cu/Ta gate trench capacitors with two types of Ta barrier layers of 10- and 100-nm thicknesses (at the surface) were fabricated. The C-t curves of the trench capacitors with 100-nm-thick Ta layer exhibit no change after annealing up to 60 min at 300 °C. However, the C-t curves of the trench capacitors with 10-nm-thick Ta layer were severely degraded even after the initial annealing for 5 min. It means that Cu atoms diffuse into the active area from the Cu TSV through scallop portions with extremely thin Ta layer in TSVs, and consequently, the generation lifetime of minority carrier is significantly reduced. The C-t analysis is a useful method to electrically characterize the influence of Cu contamination from the Cu TSV on device reliability in fabricated LSI wafers.
Keywords :
MOS capacitors; annealing; capacitance measurement; contamination; copper; integrated circuit reliability; large scale integration; tantalum; three-dimensional integrated circuits; time measurement; 3D LSI; C-t analysis; C-t curves; Cu-Ta; LSI wafer fabrication; annealing; barrier layers; capacitor-time measurement; copper TSV; copper contamination; copper diffusion; copper through silicon via; device reliability; gate trench MOS capacitors; scallop portions; size 10 nm; size 100 nm; temperature 300 degC; three-dimensional LSI; time 5 min; transient capacitance measurement; Annealing; Atomic layer deposition; Copper; Large scale integration; Logic gates; MOS capacitors; Through-silicon vias; 3-D LSI; Capacitance–time $C{-}t$; Cu diffusion; Cu through-silicon via (TSV); charge carrier lifetime;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2011.2141109
Filename :
5771041
Link To Document :
بازگشت