DocumentCode :
1522611
Title :
Multiscale Metrology and Optimization of Ultra-Scaled InAs Quantum Well FETs
Author :
Kharche, Neerav ; Klimeck, Gerhard ; Kim, Dae-Hyun ; Alamo, JesÙs A del ; Luisier, Mathieu
Author_Institution :
CCNI, Rensselaer Polytech. Inst., Troy, NY, USA
Volume :
58
Issue :
7
fYear :
2011
fDate :
7/1/2011 12:00:00 AM
Firstpage :
1963
Lastpage :
1971
Abstract :
A simulation methodology for ultra-scaled InAs quantum well field-effect transistors (QWFETs) is presented and used to provide design guidelines and a path to improve device performance. A multiscale modeling approach is adopted, where strain is computed in an atomistic valence-force-field method, an atomistic sp3d5s* tight-binding model is used to compute channel effective masses, and a 2-D real-space effective mass-based ballistic quantum transport model is employed to simulate three-terminal current-voltage characteristics including gate leakage. The simulation methodology is first benchmarked against experimental I-V data obtained from devices with gate lengths ranging from 30 to 50 nm. A good quantitative match is obtained. The calibrated simulation methodology is subsequently applied to optimize the design of a 20 nm gate length device. Two critical parameters have been identified to control the gate leakage current of the QWFETs, i) the geometry of the gate contact (curved or square) and ii) the Schottky barrier height at the gate metal contact. In addition to pushing the threshold voltage toward an enhancement mode operation, a higher Schottky barrier at gate metal contact can help suppress the gate leakage and enable aggressive insulator scaling.
Keywords :
III-V semiconductors; Schottky barriers; Schottky gate field effect transistors; indium compounds; leakage currents; quantum well devices; semiconductor device models; semiconductor quantum wells; 2D real-space effective mass-based ballistic quantum transport model; Greens function; HEMT; InAs; QWFET; Schottky barrier; atomistic valence-force-fleld method; calibrated simulation methodology; channel effective mass; gate leakage current; gate metal contact geometry; high electron mobility transistor; insulator scaling; multiscale modeling approach; optimization; size 20 nm; size 30 nm to 50 nm; three-terminal current-voltage characteristic; threshold voltage; ultra-scaled quantum well FET; Effective mass; Indium gallium arsenide; Lattices; Leakage current; Logic gates; Strain; High electron mobility transistor (HEMT); InAs; InGaAs; nonequilibrium Greens function (NEGF); nonparabolicity; quantum well field effect transistor (QWFET); tight-binding;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2144986
Filename :
5771986
Link To Document :
بازگشت