Title :
Boolean matching for LUT-based logic blocks with applications to architecture evaluation and technology mapping
Author :
Cong, Jason ; Hwang, Yean-Yow
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fDate :
9/1/2001 12:00:00 AM
Abstract :
In this paper, we present new Boolean matching methods for lookup table (LUT)-based programmable logic blocks (PLBs) and their applications to PLB architecture evaluations and field programmable gate array (FPGA) technology mapping. Our Boolean matching methods, which are based on functional decomposition operations, can characterize functions for complex PLBs consisting of multiple LUTs (possibly of different sizes) such as Xilinx XC4K CLBs. With these techniques, we conducted quantitative evaluation of four PLB architectures on their functional capabilities. Architecture evaluation results show that the XC4K CLB can implement 98% of six-input and 88% of seven-input functions extracted from MCNC benchmarks, while a simplified PLB architecture is more cost effective in terms of function implementation per LUT bit. Finally, we proposed new technology mapping algorithms that integrate Boolean matching and functional decomposition operations for depth minimization. Technology mapping results show that our PLB mapping approach achieves 12% smaller depth or 15% smaller area in XC5200 FPGAs and 18% smaller depth in XC4K FPGAs, compared to conventional LUT mapping approaches
Keywords :
Boolean algebra; field programmable gate arrays; logic design; programmable logic devices; reconfigurable architectures; table lookup; Boolean matching; Xilinx XC4K; Xilinx XC5200; architecture evaluation; configurable logic block; depth minimization; field programmable gate array; functional decomposition; logic synthesis; lookup table; programmable logic block; technology mapping algorithm; Application specific integrated circuits; Boolean functions; Cost function; Field programmable gate arrays; Integrated circuit interconnections; Integrated circuit technology; Minimization; Programmable logic arrays; Routing; Table lookup;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on