DocumentCode :
1524510
Title :
Energy-aware instruction cache design using small trace cache
Author :
Kim, Jae Min ; Chung, Sung Woo ; Kim, Chul Han
Author_Institution :
Sch. of Comput. Eng. & Inf. Technol., Univ. of Ulsan, Ulsan, South Korea
Volume :
4
Issue :
4
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
293
Lastpage :
305
Abstract :
An instruction cache consumes a significant amount of energy in modern microprocessors. Therefore energy efficiency as well as performance should be considered when designing instruction cache architecture, especially for embedded processors. The authors propose a new instruction cache architecture for reducing dynamic energy consumption with negligible performance degradation, unlike typical architecture-level approaches which reduce dynamic energy consumption by sacrificing performance. The proposed instruction cache is composed of two caches: a large main instruction cache and a small low-power trace cache (LPT-cache). When a request comes into the proposed cache, either main instruction cache or LPT-cache is only accessed by utilising the information from the modified branch target buffer which enables predictions with very high accuracy. The proposed technique reduces the dynamic energy consumption significantly by replacing the accesses to a large main instruction cache with those to a small LPT-cache. Simulation results show that the proposed technique reduces dynamic energy consumption by 14.6% on average with negligible performance degradation over the traditional instruction cache.
Keywords :
cache storage; embedded systems; microprocessor chips; branch target buffer; embedded processors; energy-aware instruction cache design; instruction cache architecture; microprocessors; small trace cache;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2009.0049
Filename :
5494881
Link To Document :
بازگشت