• DocumentCode
    1531235
  • Title

    Array Architecture for a Nonvolatile 3-Dimensional Cross-Point Resistance-Change Memory

  • Author

    Ou, Elaine ; Wong, S. Simon

  • Author_Institution
    Dept. of Electr. & Inf. Eng., Univ. of Sydney, Sydney, NSW, Australia
  • Volume
    46
  • Issue
    9
  • fYear
    2011
  • Firstpage
    2158
  • Lastpage
    2170
  • Abstract
    This work explores the design and capabilities of a three-dimensional cross-point array structure suitable for use with resistance-change non-volatile memory. The resistance-change cell serves as both the access element and the memory element, eliminating the need for individual selection devices. This work presents novel architecture and circuit techniques that minimize leakage current effects while maintaining a high effective bit density. A test chip fabricated in 0.18 μm CMOS technology verifies the architecture and circuit functionality. The performance of an 8 Gb memory chip built in 65 nm technology has been simulated. A random access time of 104 ns is achieved with a power dissipation of 61.2 mW. This makes the 3D cross-point memory competitive with NOR flash in terms of read time, and competitive with NAND flash in terms of area efficiency.
  • Keywords
    CMOS integrated circuits; NAND circuits; NOR circuits; flash memories; leakage currents; random-access storage; 3D cross-point memory; CMOS technology; NAND flash; NOR flash; access element; circuit functionality; cross-point resistance-change memory; leakage current effects; memory chip; memory element; read time; resistance-change nonvolatile memory; size 0.18 mum; size 65 nm; three-dimensional cross-point array structure; Arrays; Driver circuits; Leakage current; Microprocessors; Resistance; Transistors; 3D; cross-point; flash; nonvolatile memory;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2011.2148430
  • Filename
    5782962