DocumentCode :
1532609
Title :
Memory-efficient and high-speed LDPC encoder
Author :
Jung, Yongmin ; Jung, Yongmin ; Kim, Jung-Ho
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
46
Issue :
14
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
1035
Lastpage :
1036
Abstract :
A memory-efficient and high-speed low-density parity-check (LDPC) encoder is proposed, which uses a memory efficient parity-check matrix, called a differential parity-check matrix. The partially parallel architecture is also proposed for use in high-speed encoding. The proposed two-stage cyclic shifter is appropriate for a differential parity-check matrix and partially parallel architecture with low complexity. The proposed LDPC encoder is implemented with a 21% reduction in memory. The speed of the proposed partially parallel LDPC encoder is three times faster than the existing serial LDPC encoder.
Keywords :
cyclic codes; matrix algebra; parallel architectures; parity check codes; differential parity-check matrix; high-speed LDPC encoder; high-speed low-density parity-check encoder; memory efficient parity-check matrix; parallel architecture; two-stage cyclic shifter;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.1189
Filename :
5507635
Link To Document :
بازگشت