DocumentCode :
1532712
Title :
Gate Line Edge Roughness Model for Estimation of FinFET Performance Variability
Author :
Patel, Kedar ; Liu, Tsu-Jae King ; Spanos, Costas J.
Author_Institution :
SanDisk Corp., Milpitas, CA, USA
Volume :
56
Issue :
12
fYear :
2009
Firstpage :
3055
Lastpage :
3063
Abstract :
We present a model for estimating the impact of gate line edge roughness (LER) on the performance of double-gate (DG) FinFET devices. Thirteen-nanometer-gate-length DG FinFETs are investigated using a framework that links device performance to commonly used LER descriptors, namely, correlation length (xi), rms amplitude or standard deviation (sigma) of the line edge from its mean value, and roughness exponent ( alpha). Our approach provides physical insight into how LER impacts FinFET performance. In addition, our modeling approach is more efficient than Monte Carlo TCAD simulations and provides comparable results with appropriately selected input parameters. The FinFET device architecture is found to be robust to gate LER effects. Furthermore, a spacer-defined gate electrode (versus a resist-defined gate electrode) provides for reduced variability in performance, indicating that the gate length mismatch has more impact than lateral offset between the front and the back gates.
Keywords :
MOSFET; electrodes; estimation theory; double-gate FinFET device; gate line edge roughness model; intrinsic parameter fluctuation; spacer-defined gate electrode; CMOS technology; Computational modeling; Electrodes; FinFETs; Fluctuations; MOSFETs; Monte Carlo methods; Robustness; Stochastic processes; Transistors; Double gate (DG); FinFET; intrinsic parameter fluctuation; line edge roughness (LER); variability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2009.2032605
Filename :
5306156
Link To Document :
بازگشت