DocumentCode :
1534594
Title :
Efficient modulo 2n + 1 multipliers for diminished-1 representation
Author :
Chen, J.W. ; Yao, R.H.
Author_Institution :
Sch. of Electron. & Inf. Eng., South China Univ. of Technol., Guangzhou, China
Volume :
4
Issue :
4
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
291
Lastpage :
300
Abstract :
An efficient architecture for diminished-1 modulo (2n+1) multipliers is described. The new architecture is built using a pure radix-4 Booth recoding block, an inverted end-around-carry carry save adder tree and a final diminished-1 adder. Although one correction term is used, the complexity of the circuit is very simple. There are n/2 partial products (PP), one simple correction term and one constant, each one n bits wide. The new multipliers can handle zero inputs and results. The analytical and experimental results indicate that the new multipliers offer better speed and more compact than previously published solutions.
Keywords :
adders; diminished-1 adder; diminished-1 modulo multipliers; diminished-1 representation; efficient modulo multipliers; inverted end-around-carry carry save adder tree; radix-4 Booth recoding block;
fLanguage :
English
Journal_Title :
Circuits, Devices & Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2009.0284
Filename :
5508698
Link To Document :
بازگشت