DocumentCode :
1535134
Title :
An 80-ns 1-Mb flash memory with on-chip erase/erase-verify controller
Author :
Seki, Koichi ; Kume, Hitoshi ; Ohji, Yuzuru ; Kobayashi, Takashi ; Hiraiwa, Atsushi ; Nishida, Takashi ; Wada, Takeshi ; Komori, Kazuhiro ; Izawa, Kazuto ; Nishimoto, Toshiaki ; Kubota, Yasuroh ; Shoji, Kan
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
25
Issue :
5
fYear :
1990
fDate :
10/1/1990 12:00:00 AM
Firstpage :
1147
Lastpage :
1152
Abstract :
An internal erase and erase-verify control system has been implemented in an electrically erasable, reprogrammable, 80-ns 1-Mb flash memory, which is suitable for in-system reprogram applications. The memory utilizes a one-transistor type cell with a cell area of 10.4 μ2. The die area is 32.3 mm2. An erase mode is initiated by a 50-ns pulse. An erase and erase-verify sequence is automatically conducted in a chip without any further external control. The internal status can be checked through a status-polling mode. The 80-ns access time results from advanced sense amplifiers as well as low-resistance polysilicide word lines and scaled periphery transistors. To realize high-sensitivity, high-speed sense circuits, a pMOS transistor (whose gate is connected to its drain) is used as a load transistor
Keywords :
EPROM; integrated memory circuits; 1 Mbit; 80 ns; PMOS load transistor; access time; electrically erasable; erase-verify controller; flash memory; in-system reprogram applications; low-resistance polysilicide word lines; on-chip erase; one-transistor type cell; reprogrammable; scaled periphery transistors; sense amplifiers; status-polling mode; Automatic control; Circuits; Control systems; EPROM; Flash memory; MOSFETs; Pulse amplifiers; Threshold voltage; Transistors; Voltage control;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.62136
Filename :
62136
Link To Document :
بازگشت