Title :
Linear phase decimation and interpolation filters for high-speed applications
Author :
de Man, E. ; Kleine, Ulrich
Author_Institution :
Corp. Res. & Dev., Siemens AG, Munchen
fDate :
6/9/1988 12:00:00 AM
Abstract :
A novel hardware realisation for linear phase decimation and interpolation FIR filters, exploiting the symmetry of the coefficients to reduce the number of multipliers, is described. Combining the multiplications, leads to contra-dataflow or folded filter structures in which simple pipelining is limited, because of the opposite directions of the data flows. It is shown that these structures can be transformed into new filter structures, which allow conventional pipelining to relax the timing demands for high-speed applications
Keywords :
computational complexity; digital filters; pipeline processing; signal processing; contra-dataflow; digital filters; filter structures; folded filter structures; hardware realisation; high-speed applications; interpolation FIR filters; linear phase decimation; number of multipliers; pipelining; timing demands;
Journal_Title :
Electronics Letters