DocumentCode :
1537087
Title :
Circuit verification based on diagnostic expert system methodology
Author :
Wawryn, Krzysztof
Author_Institution :
Comput. Centre, Tech. Univ. Koszalin, Poland
Volume :
27
Issue :
11
fYear :
1991
fDate :
5/23/1991 12:00:00 AM
Firstpage :
958
Lastpage :
960
Abstract :
A circuit verification methodology for analogue CMOS IC design is presented. A diagnostic expert system in a feedback loop of the design system makes iterative improvements of the design until input performance specifications are satisfied. The system uses Horn clause knowledge representation and bidirectional inference mechanism with elements of hypothesisation to make transistor sizes optimisations or to make topological changes within the circuit.
Keywords :
CMOS integrated circuits; analogue circuits; circuit CAD; expert systems; network topology; Horn clause knowledge representation; analogue CMOS IC design; bidirectional inference mechanism; circuit verification methodology; diagnostic expert system; feedback loop; input performance specifications; topological changes; transistor sizes optimisations;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19910598
Filename :
78113
Link To Document :
بازگشت