DocumentCode :
1537460
Title :
Numerical confirmation of inelastic trap-assisted tunneling (ITAT) as SILC mechanism
Author :
Kang, Ting-Kuo ; Chen, Ming-Jer ; Liu, Chuan-Hsi ; Chang, Yih J. ; Fan, Shou-Kong
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
48
Issue :
10
fYear :
2001
fDate :
10/1/2001 12:00:00 AM
Firstpage :
2317
Lastpage :
2322
Abstract :
This paper presents a quite comprehensive procedure covering both the stress-induced leakage current (SILC) and oxide breakdown, achieved by balancing systematically the modeling and experimental works. The underlying model as quoted in the literature features three key parameters: the tunneling relaxation time τ, the neutral electron trap density Nt, and the trap energy level Et. First of all, 7-nm thick oxide MOS devices with wide range oxide areas are thoroughly characterized in terms of the optically induced trap filling, the charge-to-breakdown statistics, the gate voltage developments with the time, and the SILC I-V. The former three are involved together with a percolation oxide breakdown model to build N t explicitly as a function of the stress electron fluence. Then the overall tunneling probability is calculated, with which a best fitting to SILC I-V furnishes τ of 4.0×10-13 s and Et of 3.4 eV. The extracted τ is found to match exactly that extrapolated from existing data. Such striking consistencies thereby provide evidence that inelastic trap-assisted tunneling (ITAT) is indeed the SILC mechanism. Differences and similarities of the involved physical parameters between different studies are compared as well
Keywords :
MOSFET; electron traps; leakage currents; semiconductor device breakdown; semiconductor device models; semiconductor device reliability; tunnelling; 3.4 eV; 7 nm; SILC mechanism; charge-to-breakdown statistics; gate voltage; inelastic trap-assisted tunneling; neutral electron trap density; optically induced trap filling; overall tunneling probability; oxide breakdown; percolation oxide breakdown model; physical parameters; stress electron fluence; stress-induced leakage current; trap energy level; tunneling relaxation time; Charge carrier processes; Electric breakdown; Electron optics; Electron traps; Energy states; Filling; Leakage current; MOS devices; Optical devices; Tunneling;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.954471
Filename :
954471
Link To Document :
بازگشت