DocumentCode :
1539294
Title :
Parallel logic simulation with assignable delays on a vector multiprocessor computer
Author :
Jun, Y.-H.
Author_Institution :
Dept. of Res. & Dev., LG Semicon Ltd., Seoul, South Korea
Volume :
144
Issue :
1
fYear :
1997
fDate :
2/1/1997 12:00:00 AM
Firstpage :
5
Lastpage :
10
Abstract :
The author presents a gate level high speed VLSI logic simulation algorithm with an assignable delay that uses bitwise logic operations, together with the segmented waveform relaxation method. Although the proposed technique has some similarity to the compiled code method, it does not generate a compiled code and can handle different delay models, a feature that the conventional compiled code method cannot handle. The proposed technique reduces the memory requirements and computation time by using segmented waveform relaxation, as well as the bitwise logic operations, In addition, the proposed algorithm can be easily implemented on a parallel computer and is structured to take full advantage of parallel processing. Implementation of the algorithm on a shared memory multiprocessor computer using eight processors (ALLIANT FX/8) shows a speedup of over 7 for combinational circuits, and can easily handle tens of thousands of gates
Keywords :
VLSI; combinational circuits; computational complexity; delays; digital simulation; iterative methods; logic CAD; parallel algorithms; vector processor systems; ALLIANT FX/8; assignable delays; bitwise logic operations; combinational circuits; computation time; delay models; high speed VLSI; memory requirements; parallel logic simulation; parallel processing; segmented waveform relaxation method; shared memory multiprocessor computer; vector multiprocessor computer;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19970746
Filename :
581230
Link To Document :
بازگشت