Title :
Comparative evaluation of Tunnel-FET ultra-low voltage SRAM bitcell and impact of variations
Author :
Alioto, Massimo ; Esseni, David
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fDate :
Sept. 29 2014-Oct. 1 2014
Abstract :
In this paper, the advantages and the challenges posed by Tunnel FETs (TFETs) are studied in the context of ultra-low voltage SRAM bitcells operating below 500 mV. A comparative analysis of TFETs, SOI and bulk CMOS in 32 nm technology is performed through device- (TCAD) and circuit-level (VerilogA) simulations. Sensitivity to the key device parameters is analyzed to quantitatively evaluate the impact of the corresponding variations. Interestingly, our analysis shows that TFETs are less sensitive than SOI/bulk to device parameters that are affected by the gate pitch. Hence, TFETs can help mitigate the printability issues in 32-nm technologies and beyond.
Keywords :
SRAM chips; low-power electronics; technology CAD (electronics); tunnel transistors; SOI; bulk CMOS; key device parameters; tunnel FET ultra low voltage SRAM bitcell; CMOS integrated circuits; Integrated circuit modeling; Logic gates; MOSFET; Random access memory; Sensitivity;
Conference_Titel :
CMOS Variability (VARI), 2014 5th European Workshop on
Conference_Location :
Palma de Mallorca
DOI :
10.1109/VARI.2014.6957083