Title :
Application-specific economic analysis of integral passives in printed circuit boards
Author :
Sandborn, Peter A. ; Etienne, Bevin ; Subramanian, Gowrishankar
Author_Institution :
CALCE Center for Electron. Packaging, Maryland Univ., College Park, MD, USA
fDate :
7/1/2001 12:00:00 AM
Abstract :
This paper presents an application-specific economic analysis of the conversion of discrete passive components (resistors and capacitors) to integral passives that are embedded within a printed circuit board. In this study we assume that integral resistors are printed or plated directly onto wiring layers (as opposed to requiring a dedicated layer), that bypass capacitors, if present, are embedded by dielectric substitution into existing reference plane layers, and that singulated nonbypass capacitors, if present, are embedded using dedicated layer pair addition. The model presented performs three basic analyses. 1) Board size analysis is used to determine board sizes, layer counts, and the number of boards that can be fabricated on a panel. 2) Panel fabrication cost modeling including a cost of ownership model is used to determine the impact of throughput changes associated with fabricating integral passive panels. 3) Assembly modeling is used to determine the cost of assembling all discrete components, and their associated inspection and rework. The combination of these three analyses is used to evaluate size/cost tradeoffs for several example systems including the NEMI hand-held emulator, a picocell board, and a fiber channel card
Keywords :
assembling; capacitors; economics; inspection; packaging; printed circuit manufacture; resistors; wiring; NEMI hand-held emulator; application-specific economic analysis; assembly modeling; board size analysis; bypass capacitors; cost of ownership model; dedicated layer pair addition; dielectric substitution; fiber channel card; inspection; integral passives; integral resistors; layer counts; panel fabrication cost modeling; picocell board; printed circuit boards; reference plane layers; rework; singulated nonbypass capacitors; size/cost tradeoffs; throughput changes; wiring layers; Assembly; Capacitors; Costs; Dielectrics; Fabrication; Performance analysis; Printed circuits; Resistors; Throughput; Wiring;
Journal_Title :
Electronics Packaging Manufacturing, IEEE Transactions on
DOI :
10.1109/6104.956806