DocumentCode :
154189
Title :
Impact of die partitioning on reliability and yield of 3D DRAM
Author :
Woongrae Kim ; Dae-Hyun Kim ; Hee Il Hong ; Milor, Linda ; Sung Kyu Lim
Author_Institution :
Sch. of ECE, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2014
fDate :
20-23 May 2014
Firstpage :
389
Lastpage :
392
Abstract :
In this paper we present comparative study on reliability and yield analysis of 3D SDRAM designs built with two practical die partitioning styles, namely, cell/logic-mixed and cell/logic-split. In cell/logic-mixed partitioning, each die contains DRAM cells and peripheral logic components except for the last one that contains I/O logic. In our cell/logic-split style, each die contains DRAM cells and small amount of logic except the bottom die that is all logic including peripheral modules and I/O cells. Our simulation and analysis results provide useful design tradeoffs in terms of area, TSV count, reliability, power, performance, and yield.
Keywords :
DRAM chips; SRAM chips; integrated circuit design; integrated circuit reliability; integrated logic circuits; 3D DRAM reliability; 3D DRAM yield analysis; 3D SDRAM designs; I/O logic; TSV count; cell-logic-mixed die partitioning; cell-logic-split die partitioning; peripheral logic components; peripheral modules; Reliability engineering; SDRAM; Stress; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference / Advanced Metallization Conference (IITC/AMC), 2014 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4799-5016-4
Type :
conf
DOI :
10.1109/IITC.2014.6831841
Filename :
6831841
Link To Document :
بازگشت