Title :
Fabrication technology for high-density Josephson integrated circuits using mechanical polishing planarization
Author :
Numata, H. ; Nagasawa, S. ; Tanaka, M. ; Tahara, S.
Author_Institution :
Fundamental Res. Labs., NEC Corp., Ibaraki, Japan
fDate :
6/1/1999 12:00:00 AM
Abstract :
A mechanical polishing planarization (MPP) process is developed with an endpoint detection method. MPP makes it possible to form self-aligned contacts on small junctions and to decrease parasitic inductance. It can also control the thickness of the insulation layers precisely. MPP was used to fabricate a 22 /spl mu/m/spl times/22 /spl mu/m vortex transitional memory cell and the cell operated correctly. The reliability of interlayer insulation was increased for 64-Kbit memory cell arrays fabricated using MPP. It is concluded that MPP is an effective technology for fabricating high-density Josephson circuits.
Keywords :
integrated circuit technology; polishing; superconducting arrays; superconducting memory circuits; 64 Kbit; endpoint detection; fabrication technology; high density Josephson integrated circuit; interlayer insulation; mechanical polishing planarization; parasitic inductance; self-aligned contact; vortex transitional memory cell array; Electrodes; Fabrication; Insulation; Integrated circuit technology; Planarization; Programmable logic arrays; Scanning electron microscopy; Slurries; Sputtering; Superconducting devices;
Journal_Title :
Applied Superconductivity, IEEE Transactions on