Title :
Built-In Self-Repair Schemes for Flash Memories
Author :
Hsiao, Yu-Ying ; Chen, Chao-Hsun ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
The advancement of deep submicrometer Integrated circuit manufacturing technology has pushed the use of embedded memory, and the strong demand of embedded nonvolatile memory for system-on-chip and system in package applications has made flash memory increasingly important as well. Nevertheless, the yield loss of memory products caused by deep submicrometer defects and manufacturing uncertainties is still a critical issue. In order to solve the yield issue, built-in self-repair (BISR) has been considered as the most cost-effective solution. However, implementing BISR on flash memories is not trivial. In this paper, we propose BISR schemes for nor flash memory and NAND flash memory, respectively. The BISR schemes perform built-in self-test, built-in redundancy analysis, and on-chip repair. For the BISR scheme of nor flash memory, a typical redundancy architecture is assumed, based on which we analyze three existing algorithms and propose a redundancy analysis (RA) algorithm. On the other hand, for NAND flash memory, an RA algorithm based on an efficient 2-D redundancy architecture is proposed, and considering the widely used page-mode operation in NAND flash memory, a method to discover currently accessed address is also proposed. A simulation tool is also developed, supporting nor flash memory and NAND flash memory. The simulation results show that our approach can effectively repair defective memories.
Keywords :
built-in self test; flash memories; random-access storage; system-in-package; system-on-chip; 2D redundancy architecture; NAND flash memory; built-in redundancy analysis; built-in self-repair schemes; built-in self-test; deep submicrometer integrated circuit manufacturing technology; embedded memory; embedded nonvolatile memory; nor flash memory; on-chip repair; page-mode operation; redundancy analysis algorithm; system in package; system-on-chip; Algorithm design and analysis; Flash memory; Integrated circuit manufacture; Integrated circuit packaging; Integrated circuit technology; Integrated circuit yield; Manufacturing; Nonvolatile memory; System-on-a-chip; Uncertainty; Built-in redundancy analysis (BIRA); built-in self-repair (BISR); flash memory; memory repair; redundancy architecture; yield;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2010.2049051