DocumentCode :
154291
Title :
Integration of a 3-D capacitor into a logic interconnect stack for high performance embedded DRAM SoC technology
Author :
Brain, R. ; Bisnik, Nabhendra ; Chen, Han-Ping ; Neulinger, J. ; Lindert, Nick ; Peach, J. ; Rockford, L. ; Wang, Yannan ; Zhang, Kai
Author_Institution :
Logic Technol. Dev., Intel Corp., Hillsboro, OR, USA
fYear :
2014
fDate :
20-23 May 2014
Firstpage :
299
Lastpage :
302
Abstract :
A 22 nm generation technology is described incorporating transistor and interconnects with performance suitable for the needs of both high density DRAM and high-performance logic devices. We have integrated a 0.029 μm2 DRAM cell capable of meeting >100μs retention at 95°C. The process technology utilizes our leading edge 22nm 3-D tri-gate transistor as described previously [1-4]. We review the interconnect choices to enable the implementation of a high-aspect ratio 3-D capacitor into a SoC interconnect stack. Results will be reported for a test-vehicle with best-reported array density at 17.5Mb/mm2 based on a 128Mb macro in a 1Gbit eDRAM testchip [5].
Keywords :
DRAM chips; capacitors; integrated circuit interconnections; logic devices; system-on-chip; transistors; 3D capacitor; 3D tri-gate transistor; DRAM SoC technology; DRAM cell; SoC interconnect stack; array density; generation technology; logic devices; logic interconnect stack; size 22 nm; temperature 95 degC; Arrays; Capacitance; Capacitors; Integrated circuit interconnections; Logic gates; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference / Advanced Metallization Conference (IITC/AMC), 2014 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4799-5016-4
Type :
conf
DOI :
10.1109/IITC.2014.6831892
Filename :
6831892
Link To Document :
بازگشت