Title :
CCD on-chip amplifiers: noise performance versus MOS transistor dimensions
Author_Institution :
Broadcast & Television Syst., Breda, Netherlands
fDate :
5/1/1991 12:00:00 AM
Abstract :
The effect of change in the channel width, the channel length, and the bias current of detection-node MOS transistors, in charge-coupled-device (CCD) on-chip amplifiers is studied. A novel approach to noise optimization is shown, and criteria for choosing the optimum gate dimensions are established both in theory and practice. A new parameter, the noise electron density (in square electrons per hertz), is found to be a more suitable parameter for characterizing noise performance. It is shown that, in a well-designed CCD on-chip amplifier, the noise electron density is solely the product of the equivalent gate noise of the detection-node MOS transistor and the total capacitance C1 of the detection node. The noise performance is very insensitive to change in the channel width of a factor of two of the optimum value, but it is sensitive to a change in channel length and bias current. The optimum is valid for every type of signal processing
Keywords :
amplifiers; charge-coupled device circuits; electron device noise; CCD on-chip amplifiers; MOS transistor dimensions; bias current; capacitive feedback; channel length; channel width; charge-coupled-device; detection-node MOS transistors; noise electron density; noise optimization; noise performance; optimum gate dimensions; Bandwidth; Capacitance; Charge coupled devices; Counting circuits; Electrons; FETs; Feedback; MOSFETs; Signal processing; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on