DocumentCode :
1545235
Title :
Rotary traveling-wave oscillator arrays: a new clock technology
Author :
Wood, John ; Edwards, Terence C. ; Lipa, Steve
Author_Institution :
MultiGig Ltd., Northampton, UK
Volume :
36
Issue :
11
fYear :
2001
fDate :
11/1/2001 12:00:00 AM
Firstpage :
1654
Lastpage :
1665
Abstract :
Rotary traveling-wave oscillators (RTWOs) represent a new transmission-line approach to gigahertz-rate clock generation. Using the inherently stable LC characteristics of on-chip VLSI interconnect, the clock distribution network becomes a low-impedance distributed oscillator. The RTWO operates by creating a rotating traveling wave within a closed-loop differential transmission line. Distributed CMOS inverters serve as both transmission-line amplifiers and latches to power the oscillation and ensure rotational lock. Load capacitance is absorbed into the transmission-line constants whereby energy is recirculated giving an adiabatic quality. Unusually for an LC oscillator, multiphase (360°) square waves are produced directly. RTWO structures are compact and can be wired together to form rotary oscillator arrays (ROAs) to distribute a phase-locked clock over a large chip. The principle is scalable to very high clock frequencies. Issues related to interconnect and field coupling dominate the design process for RTWOs. Taking precautions to avoid unwanted signal couplings, the rise and fall times of 20 ps, suggested by simulation, may be realized at low power consumption. Experimental results of the 0.25-μm CMOS test chip with 950-MHz and 3.4-GHz rings are presented, indicating 5,5-ps jitter and 34-dB power supply rejection ratio (PSRR). Design errors in the test chip precluded meaningful rise and fall time measurements
Keywords :
CMOS digital integrated circuits; VLSI; clocks; integrated circuit design; low-power electronics; phase locked oscillators; pulse generators; synchronisation; timing jitter; 0.25 micron; 20 ps; 3.4 GHz; 950 MHz; CMOS; LC characteristics; adiabatic quality; clock technology; closed-loop differential transmission line; distributed CMOS inverters; field coupling; gigahertz-rate clock generation; jitter; load capacitance; low-impedance distributed oscillator; multiphase square waves; on-chip VLSI interconnect; phase-locked clock; power consumption; power supply rejection ratio; rotary traveling-wave oscillator arrays; rotational lock; transmission-line amplifiers; transmission-line approach; transmission-line constants; CMOS technology; Clocks; Inverters; Network-on-a-chip; Oscillators; Phased arrays; Power transmission lines; Testing; Transmission lines; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.962285
Filename :
962285
Link To Document :
بازگشت