DocumentCode :
1545584
Title :
An Embedded All-Digital Circuit to Measure PLL Response
Author :
Fischette, Dennis M. ; Loke, Alvin L S ; DeSantis, Richard J. ; Talbot, Gerry R.
Author_Institution :
Adv. Micro Devices, Inc., Sunnyvale, CA, USA
Volume :
45
Issue :
8
fYear :
2010
Firstpage :
1492
Lastpage :
1503
Abstract :
We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors.
Keywords :
CMOS logic circuits; circuit feedback; clocks; design for testability; integrated circuit measurement; integrated circuit testing; microprocessor chips; phase locked loops; system-on-chip; PLL feedback divider state machine; PLL frequency-domain closed-loop bandwidth; PLL response; SOI-CMOS logic technology; all-digital measurement circuit; design-for-test circuit; feedback clock; gain peaking; high-performance microprocessor; phase-lock status; phase-locked loop; size 45 nm; static phase error; time-domain crossover time; transient measurement; wafer-level test; Bandwidth; Circuit testing; Frequency estimation; Frequency measurement; Phase estimation; Phase locked loops; Phase measurement; State estimation; State feedback; Time measurement; Bandwidth; CMOS integrated circuits; design- for-test; embedded test; loop response; measurement circuitry; peaking; phase-locked loops;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2048143
Filename :
5518501
Link To Document :
بازگشت