Title :
An adaptive path selection method for delay testing
Author :
Jone, Wen-Ben ; Yeh, Wu-Sung ; Yeh, Chingwei ; Das, Sunil R.
Author_Institution :
Dept. of Electr. & Comput. Eng. & Comput. Sci., Cincinnati Univ., OH, USA
fDate :
10/1/2001 12:00:00 AM
Abstract :
For verifying the correctness of a circuit, not only its logic function, but also its timing behavior must be considered. Although the path delay fault model can handle part of the weakness of the gate delay fault model, it also has inherent deficiencies. Since the number of paths in a logic circuit is tremendous, exhaustively testing each signal propagation path is prohibitive. To deal with the weakness of traditional delay test techniques, based on the path delay fault model, a new delay test approach including a new delay test output observation method and an adaptive path selection method is proposed in this work. The basic idea of the approach is to measure the signal transition time for each delay test, and more paths are selected for a second-stage test (if necessary) to ensure the timing behavior of the circuit under test. Experimental results obtained by computer simulation demonstrate that a more thorough test is really a need if many significantly late signal transitions are observed
Keywords :
VLSI; adaptive systems; circuit simulation; delay estimation; digital simulation; integrated circuit modelling; integrated circuit testing; logic testing; computer simulation; gate delay fault model; logic circuit; logic function; long path selection; path delay fault model; path segmentation; signal transition time; terms-delay testing; timing behavior; Circuit faults; Circuit testing; Councils; Delay effects; Fabrication; Logic circuits; Logic testing; Propagation delay; Semiconductor device modeling; Timing;
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on