DocumentCode :
1546681
Title :
Scheduling tests for VLSI systems under power constraints
Author :
Chou, Richard M. ; Saluja, Kewal K. ; Agrawal, Vishwani D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
Volume :
5
Issue :
2
fYear :
1997
fDate :
6/1/1997 12:00:00 AM
Firstpage :
175
Lastpage :
185
Abstract :
This paper considers the problem of testing VLSI integrated circuits in minimum time without exceeding their power ratings during test. We use a resource graph formulation for the test problem. The solution requires finding a power-constrained schedule of tests. Two formulations of this problem are given as follows: (1) scheduling equal length tests with power constraints and (2) scheduling unequal length tests with power constraints. Optimum solutions are obtained for both formulations. Algorithms consist of four basic steps. First, a test compatibility graph is constructed from the resource graph. Second, the test compatibility graph is used to identify a complete set of time compatible tests with power dissipation information associated with each test. Third, from the set of compatible tests, lists of power compatible tests are extracted. Finally, a minimum cover table approach is used to find an optimum schedule of power compatible tests.
Keywords :
VLSI; built-in self test; circuit optimisation; constraint theory; graph theory; integrated circuit testing; scheduling; BIST; VLSI integrated circuits; equal length test scheduling; low-power testing; minimum cover table approach; minimum time; optimum solutions; power compatible tests; power constraints; power dissipation information; resource graph formulation; scheduling tests; test compatibility graph; time compatible tests; unequal length test scheduling; Automatic testing; Built-in self-test; Circuit testing; Data mining; Energy consumption; Integrated circuit testing; Power dissipation; Scheduling; System testing; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.585217
Filename :
585217
Link To Document :
بازگشت